8-bit - Multiplier Verilog Code Github
initial begin clk = 0; #10; forever #5 clk = ~clk; reset = 1; #20; reset = 0; a = 8'd5; b = 8'd6; start = 1; #20; start = 0; #100 $finish; end
initial $monitor("a = %d, b = %d, product = %d", a, b, product); 8-bit multiplier verilog code github
reg [15:0] product; reg [7:0] multiplicand; reg [7:0] multiplier; reg [3:0] state; initial begin clk = 0; #10; forever #5
endmodule To use the above module, you would instantiate it in your top-level Verilog file or in a testbench. Here’s a simple testbench example: initial begin clk = 0